|  |  |  |  |
| --- | --- | --- | --- |
| **Date:** | **04-06-2020** | **Name:** | **Varun G Shetty** |
| **Course:** | **Digital Design Using HDL** | **USN:** | **4AL17EC093** |
| **Topic:** | **Hardware Modeling using**  **Verilog**  **Implement T Flip-Flop** | **Semester**  **& Section:** | **6th & ‘B’** |
| **Github**  **Repository:** | **Varunshetty4** |  |  |

|  |
| --- |
| **FORENOON SESSION DETAILS** |
| **Image of session** |
| **Report –Hardware Modeling Using Verilog Objective of Hardware Modeling Using Verilog**   * Learn about the Verilog hardware description language. * Understand the difference between behavioral and structural design styles. * Learn to write test benches and analyze simulation results. * Learn to model combinational and sequential circuits, * Distinguish between good and bad coding practices. * Case studies with some complex designs.   **VLSI Design Process**   * **Design complexity increasing rapidly**   + Increased size and complexity   + Fabrication technology improving   + CAD tools are essential   + Conflicting requirements like area, speed, and energy consumption |

|  |
| --- |
| * **The present trend**   + Standardize the design flow   + Emphasis on low-power design, and increased performance **Moore’s Law** * Exponential growth * Design complexity increases rapidly * Automated tools are essential * Must follow well defined design flow   **Standardized design procedure**   * Starting from the design idea down to the actual implementation.   **Encompasses many steps:**   * Specification Synthesis * Simulation * Layout Testability analysis * and many more   **Need to use Computer Aided Design (CAD) tools.**   * Hardware Description Language (HDL) * Based on HDL provide formats for representing the outputs of various design steps * A CAD tool transforms its HDL input into a HDL output that contains more detailed information about the hardware.   + Behavioral level to register transfer level   + Register transfer level to gate level   + Gate level to transistor level   + Transistor to the layout level **Two Competing HDL’s** * Verilog * VHDL   **Behavioral design**   * Specify the functionality of the design in terms of its behavior. * Various ways of specifying:   + Boolean expression or truth table.   + Finite-state machine behavior (e.g. state transition diagram or table).   + In the form of a high-level algorithm. * Needs to be synthesized into more detailed specifications for hardware realization, **Data path design** * Generate a netlist of register transfer level components, like registers, adders, multipliers,   multiplexers, decoders, etc.   * A netlist is a directed graph, where the vertices indicate components, and the edges   indicate interconnections. |

![](data:image/png;base64,iVBORw0KGgoAAAANSUhEUgAAADIAAAAyCAYAAAAeP4ixAAAABHNCSVQICAgIfAhkiAAAAL1JREFUaIHt2DEKwjAYhuFXyRW8jIt4A2/QtafwWjo69TJOzg51L00kBuLXn++BLg2B/6WhhQLMG7kGCvalxS1xiJowISlzfwLePQdZONVuyIVcgGfbLE3m2g1hjhasv7MPf52o/htzC/NEHKLGIWocosYhahyixiFqHKLGIWocosYhahyixiFqHKIm9zf+CLx6DtJqxw+/8AXdwxwth6gJE5KAc2H9+mVdRgIehfWx0xzNwhwth6hxiJowIR+3MUWestuOyQAAAABJRU5ErkJggg==)![](data:image/png;base64,iVBORw0KGgoAAAANSUhEUgAAADIAAAAyCAYAAAAeP4ixAAAABHNCSVQICAgIfAhkiAAAAKpJREFUaIHt2M0JwkAYBuHXkBZsxirswPpSgd682YwnK9BDbuIGFiE7u8wDe0kIfEP+YJPk3cm6ZMO0dbInhtAYQjMXjp+TvPYc5Mu99oJSyCPJ879Z9vfrm31sOlH9P+Y6zDtiCI0hNIbQGEJjCI0hNIbQGEJjCI0hNIbQGEJjCE1pE/uUtrvx1Q5ZN4F7dxvm0TKExhCaKeuXq7SWdqPVGeqODMEQGkNoPr0oQ5lXrLdGAAAAAElFTkSuQmCC)![](data:image/png;base64,iVBORw0KGgoAAAANSUhEUgAAADIAAAAyCAYAAAAeP4ixAAAABHNCSVQICAgIfAhkiAAAAL1JREFUaIHt2DEKwjAYhuFXyRW8jIt4A2/QtafwWjo69TJOzg51L00kBuLXn++BLg2B/6WhhQLMG7kGCvalxS1xiJowISlzfwLePQdZONVuyIVcgGfbLE3m2g1hjhasv7MPf52o/htzC/NEHKLGIWocosYhahyixiFqHKLGIWocosYhahyixiFqHKIm9zf+CLx6DtJqxw+/8AXdwxwth6gJE5KAc2H9+mVdRgIehfWx0xzNwhwth6hxiJowIR+3MUWestuOyQAAAABJRU5ErkJggg==)![](data:image/png;base64,iVBORw0KGgoAAAANSUhEUgAAADIAAAAyCAYAAAAeP4ixAAAABHNCSVQICAgIfAhkiAAAAL1JREFUaIHt2DEKwjAYhuFXyRW8jIt4A2/QtafwWjo69TJOzg51L00kBuLXn++BLg2B/6WhhQLMG7kGCvalxS1xiJowISlzfwLePQdZONVuyIVcgGfbLE3m2g1hjhasv7MPf52o/htzC/NEHKLGIWocosYhahyixiFqHKLGIWocosYhahyixiFqHKIm9zf+CLx6DtJqxw+/8AXdwxwth6gJE5KAc2H9+mVdRgIehfWx0xzNwhwth6hxiJowIR+3MUWestuOyQAAAABJRU5ErkJggg==)![](data:image/png;base64,iVBORw0KGgoAAAANSUhEUgAAADIAAAAyCAYAAAAeP4ixAAAABHNCSVQICAgIfAhkiAAAAKpJREFUaIHt2M0JwkAYBuHXkBZsxirswPpSgd682YwnK9BDbuIGFiE7u8wDe0kIfEP+YJPk3cm6ZMO0dbInhtAYQjMXjp+TvPYc5Mu99oJSyCPJ879Z9vfrm31sOlH9P+Y6zDtiCI0hNIbQGEJjCI0hNIbQGEJjCI0hNIbQGEJjCE1pE/uUtrvx1Q5ZN4F7dxvm0TKExhCaKeuXq7SWdqPVGeqODMEQGkNoPr0oQ5lXrLdGAAAAAElFTkSuQmCC)![](data:image/png;base64,iVBORw0KGgoAAAANSUhEUgAAADIAAAAyCAYAAAAeP4ixAAAABHNCSVQICAgIfAhkiAAAAL1JREFUaIHt2DEKwjAYhuFXyRW8jIt4A2/QtafwWjo69TJOzg51L00kBuLXn++BLg2B/6WhhQLMG7kGCvalxS1xiJowISlzfwLePQdZONVuyIVcgGfbLE3m2g1hjhasv7MPf52o/htzC/NEHKLGIWocosYhahyixiFqHKLGIWocosYhahyixiFqHKIm9zf+CLx6DtJqxw+/8AXdwxwth6gJE5KAc2H9+mVdRgIehfWx0xzNwhwth6hxiJowIR+3MUWestuOyQAAAABJRU5ErkJggg==)